

1

## Operators available in VHDL-93 (without including any package)



| Operator       | Description    | Type of <i>a</i>            | Type of <b>b</b>    | Type of result              |
|----------------|----------------|-----------------------------|---------------------|-----------------------------|
| a ** b         | Exponentiation | integer                     | integer             | integer                     |
| <b>abs</b> a   | Absolute value | integer                     |                     | integer                     |
| <b>not</b> a   | Negation       | boolean, bit,<br>bit_vector |                     | boolean, bit,<br>bit_vector |
| a * b          | Multiplication |                             |                     |                             |
| a / b          | Division       | into ann                    | into ann            | into an                     |
| a <b>mod</b> b | Modulo         | integer                     | integer             | integer                     |
| a <b>rem</b> b | Remainder      |                             |                     |                             |
| + a            | Identity       | intogon                     |                     | intogon                     |
| - a            | Negation       | integer                     |                     | integer                     |
| a + b          | Addition       | intono                      | intogon             | intogon                     |
| a - b          | Subtraction    | integer                     | integer             | integer                     |
| a & b          | Concatenation  | Array 1-D, elements         | Array 1-D, elements | Array 1-D                   |
| a = b          | Equals         | A                           | Camo ac a           | boolean                     |
| a /= b         | Not equals     | Any                         | Same as a           | DOOTEGII                    |

Integer:  $-(2^{31}-1)$  to  $+(2^{31}-1)$  Natural: 0 to  $+(2^{31}-1)$ 

Chu, Pong P. "RTL Hardware Design Using VHDL: Coding for Efficiency, Portability, and Scalability"

# Operators available in VHDL-93 (without including any package)



| Operator        | Description            | Type of <i>a</i>            | Type of <b>b</b> | Type of result |
|-----------------|------------------------|-----------------------------|------------------|----------------|
| a <b>sll</b> b  | Logic left shift       |                             |                  |                |
| a <b>srl</b> b  | Logic right shift      |                             | integer          | bit_vector     |
| a <b>sla</b> b  | Arith. left shift      | hit vastan                  |                  |                |
| a <b>sra</b> b  | Arith. right shift     | bit_vector                  |                  |                |
| a <b>rol</b> b  | Left rotation          |                             |                  |                |
| a <b>ror</b> b  | Right rotation         |                             |                  |                |
| a < b           | Less than              | Carlon on 1 D annov         | Same as a        | boolean        |
| a <= b          | Less or equals than    |                             |                  |                |
| a > b           | Grater than            | Scalar or 1-D array         |                  |                |
| a >= b          | Greater or equals than |                             |                  |                |
| a <b>and</b> b  | and                    |                             |                  |                |
| a <b>or</b> b   | or                     | boolean, bit,<br>bit_vector |                  |                |
| a <b>xor</b> b  | xor                    |                             |                  |                |
| a <b>nand</b> b | nand                   |                             | Same as a        | Same as a      |
| a <b>nor</b> b  | nor                    |                             |                  |                |
| a <b>xnor</b> b | xnor                   |                             |                  |                |

## Operators and functions in the package IEEE std\_logic\_1164

| Operator                                                                                                  | Type of <i>a</i>              | Type of <b>b</b> | Type of result |
|-----------------------------------------------------------------------------------------------------------|-------------------------------|------------------|----------------|
| <b>not</b> a                                                                                              | std_logic_vector<br>std_logic | -                | Same as op. a  |
| a <b>and</b> b<br>a <b>or</b> b<br>a <b>xor</b> b<br>a <b>nand</b> b<br>a <b>nor</b> b<br>a <b>xnor</b> b | std_logic_vector<br>std_logic | Same as op. a    | Same as op. a  |

| Function                        | Type of <i>a</i> | Type of result   |
|---------------------------------|------------------|------------------|
| to_bit(a)                       | std_logic        | bit              |
| <pre>to_stdulogic(a)</pre>      | bit              | std_logic        |
| to_bitvector(a)                 | std_logic_vector | bit_vector       |
| <pre>to_stdlogicvector(a)</pre> | bit_vector       | std_logic_vector |



Xilinx has a non standard library for signed/unsigned arithmetic:

```
library ieee;
use ieee.std_logic_1164.all;
                                         Choose only one of
use ieee.std_logic_arith.all;
                                         these two packages
use ieee.std_logic_unsigned.all;
-- use ieee.std_logic_signed.all;
entity adder4b is
    Port( A, B : in STD_LOGIC_VECTOR (3 downto 0);
                : out STD LOGIC VECTOR (3 downto 0) );
end adder4b;
architecture arch adder4b of adder4b is
begin
    C \leq A + B_i
end arch adder4b;
```

- However, these packages are not IEEE-compliant. They were created in the 80's by Synopsys and included "de facto" by most of the synthesis tools at that time.
- Some years later, IEEE promoted the following standardized package, which is recommended since then:

```
library ieee;
use ieee.numeric_std.all;
```

The package ieee.numeric\_std.all is recommended because 100% compatibility is guaranteed for any synthesis tool.

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
entity adder is
  port(a:
            in std_logic_vector(7 downto 0);
                 std_logic_vector(7 downto 0);
       b:
       ci:
                 std_logic;
            in
       sum: out std_logic_vector(7 downto 0);
       co:
            out std_logic);
end adder;
architecture rtl of adder is
  signal ci_i: unsigned(0 downto 0);
  signal a_i, b_i, sum_i: unsigned(8 downto 0); numeric std does not allow the
begin
  a_i <= unsigned("0" & a);</pre>
  b i <= unsigned("0" & b);</pre>
  ci i <= "" & ci;-----
  sum_i <= a_i + b_i + ci_i;
  sum <= std_logic_vector(sum_i(7 downto 0));</pre>
  co \le sum i(8);
end rtl;
```

- numeric std forces to give an individual interpretation for each number (either signed or unsigned).
- This example uses unsigned numbers. However, signed numbers can be also used in this code at the same time.
- With ieee.std logic arith package, it is not possible to use both types in the same .vhd code.
- operation a+b on std logic vector's.

This converts from a simple type to a vector type. 4 types of vectors exist in VHDL: bit vector, std logic vector, unsigned and signed.

```
ci_i <= unsigned'("" & ci);
```

### Operators in the package IEEE numeric\_std



| Operator                                                             | Description              | Type of <i>a</i>                                             | Type of <b>b</b>                                  | Type of result                           |
|----------------------------------------------------------------------|--------------------------|--------------------------------------------------------------|---------------------------------------------------|------------------------------------------|
| <b>abs</b> a<br>- a                                                  | Absol. value<br>Negation | signed                                                       | -                                                 | signed                                   |
| a * b<br>a / b<br>a <b>mod</b> b<br>a <b>rem</b> b<br>a + b<br>a - b | Arithmetic<br>operations | unsigned,<br>unsigned, natural<br>signed,<br>signed, integer | unsigned, natural unsigned signed, integer signed | unsigned<br>unsigned<br>signed<br>signed |
| a = b<br>a /= b<br>a < b<br>a <= b<br>a > b<br>a >= b                | Relational<br>operations | unsigned, unsigned, natural signed, signed, integer          | unsigned, natural unsigned signed, integer signed | boolean<br>boolean<br>boolean<br>boolean |



In order to convert signals from one type to another, the following functions can be used:



### Casting / conversion functions

| Data type (FROM)              | Data type (TO)   | Conversion function / casting   |
|-------------------------------|------------------|---------------------------------|
| unsigned, signed              | std_logic_vector | <pre>std_logic_vector(a)</pre>  |
| signed, std_logic_vector      | unsigned         | unsigned(a)                     |
| unsigned,<br>std_logic_vector | signed           | signed(a)                       |
| unsigned, signed              | integer          | to_integer(a)                   |
| natural                       | unsigned         | <pre>to_unsigned(a, size)</pre> |
| integer                       | signed           | <pre>to_signed(a, size)</pre>   |

Chu, Pong P. "RTL Hardware Design Using VHDL: Coding for Efficiency, Portability, and Scalability"